论文标题

A 0.5GHz 0.35MW LDO驱动的恒定斜率相位插音器,带有0.22 $ \%$ inl

A 0.5GHz 0.35mW LDO-Powered Constant-Slope Phase Interpolator with 0.22$\%$ INL

论文作者

Elnaqib, Ahmed, Okuhara, Hayate, Jang, Taekwang, Rossi, Davide, Benini, Luca

论文摘要

时钟生成器是任何通信链接的重要且至关重要的基础,无论是连接还是无线链接,并且鉴于推动了较低的I/O功率和较高的芯片(SOCS)(IOT)中的I/O功率和较高带宽(IOT)。时钟发电机的一个经常性问题是多相生成,尤其是对于低功率应用程序;已经提出了几种相产生方法,其中之一是相插值。我们提出了一个采用恒定操作概念的相位插造器(PI)。因此,低功率高线性操作与PI的宽动态范围(即相结合)结合。此外,PI由支持快速瞬态操作的低降低调节器(LDO)提供动力。在65 nm的CMOS技术中实施,它以1.2-V电源和0.5 GHz时钟消耗350美元$ $ W;它可以达到能源效率4 $ \ times $ -15 $ \ times $ $ $比最先进的(SOA)数字与时间转换器(DTC)和整体非线性(INL)为2.5 $ \ times $ -3.1 $ -3.1 $ \ times $比SOA更好,使SOA更好地平衡了线性和能量效率之间的良好平衡。

Clock generators are an essential and critical building block of any communication link, whether it be wired or wireless, and they are increasingly critical given the push for lower I/O power and higher bandwidth in Systems-on-Chip (SoCs) for the Internet-of-Things (IoT). One recurrent issue with clock generators is multiple-phase generation, especially for low-power applications; several methods of phase generation have been proposed, one of which is phase interpolation. We propose a phase interpolator (PI) that employs the concept of constant-slope operation. Consequently, a low-power highly-linear operation is coupled with the wide dynamic range (i.e. phase wrapping) capabilities of a PI. Furthermore, the PI is powered by a low-dropout regulator (LDO) supporting fast transient operation. Implemented in 65-nm CMOS technology, it consumes 350$μ$W at a 1.2-V supply and a 0.5-GHz clock; it achieves energy efficiency 4$\times$-15$\times$ lower than state-of-the-art (SoA) digital-to-time converters (DTCs) and an integral non-linearity (INL) of 2.5$\times$-3.1$\times$ better than SoA PIs, striking a good balance between linearity and energy efficiency.

扫码加入交流群

加入微信交流群

微信交流群二维码

扫码加入学术交流群,获取更多资源